## PROJECT REPORT

# ON THE TOPIC

## DESIGN OF RAISED SOURCE DRAIN MOSFET

Prepared in partial fulfillment of the course

**DESIGN ORIENTED PROJECT (INSTR F376)** 

UNDER THE GUIDANCE OF PROF. MANISH GUPTA

BY

GUNNIT AHUJA (2021A8PS2330G)



**DECEMBER 2023** 

### ACKNOWLEDGEMENT

I would like to express my sincere gratitude to Professor Manish Gupta for allowing me to do this project and for providing valuable guidance, support, and motivation throughout this project. Your expertise, insights, and feedback have been instrumental in shaping the direction and scope of the project.

I would also like to thank the staff and faculty of the Department of Electrical and Electronics Engineering, BITS Pilani KK Birla Goa Campus, for providing the necessary resources and facilities that enabled me to conduct the research effectively. Without their support and suggestions, completing this project would not have been as exciting as it has been.

Finally, I would like to acknowledge the support and encouragement of my family and friends, who have been a constant source of motivation, encouragement, and inspiration throughout this project.

# TABLE OF CONTENTS

| 1.  | ACKNOWLEDGEMENT                                      | 1  |
|-----|------------------------------------------------------|----|
| 2.  | INTRODUCTION                                         | 3  |
| 3.  | MOSFET SCALING LEAKAGE CURRENTS                      | 4  |
| 4.  | SHORT CHANNEL EFFECTS                                | 7  |
| 5.  | SINGLE GATE SOI MOSFET                               | 9  |
| 6.  | DOUBLE GATE SOI MOSFET                               | 11 |
| 7.  | RAISED SOURCE DRAIN MOSFET                           | 13 |
| 8.  | NEGATIVE CAPACITANCE                                 | 16 |
| 9.  | RAISED SOURCE DRAIN MOSFET WITH NEGATIVE CAPACITANCE | 18 |
| 10. | CONCLUSION                                           | 20 |
| 11. | REFERENCES                                           | 22 |

### INTRODUCTION

The Metal-Oxide-Semiconductor Field Effect Transistor (MOSFET) is a crucial component in the realm of electronic devices and digital circuits. Comprising a gate, source, and drain, its pivotal function involves regulating the current flowing through the channel between the source and drain via the gate voltage (Vgs). According to Gordan Moore's Law, the transistor count on a microchip doubles every 24 months. Consequently, to sustain a constant chip size, the size of individual transistors must decrease, resulting in an ongoing reduction in transistor dimensions. The downsizing of MOSFETs has given rise to the prevalence of Short Channel Effects (SCEs), posing significant challenges in their design and optimization.

Short Channel Effects arise when the channel length of a MOSFET is diminished. Among these, Drain-Induced Barrier Lowering (DIBL) is the most significant. These effects lead to a decline in the threshold voltage. Another notable SCE is Subthreshold Slope Degradation, wherein the subthreshold slope degrades at shorter channel lengths.

To counter these issues, researchers have studied and analyzed various methods and designs. In this project, the Double Gate Design and the design of the Raised Soiurce Drain MOSFET have been studied and analyzed in detail with the help of simulation results using the software tool TCAD. The Raised Source Drain MOSFET has been carefully designed and discussed in detail to understand its behavior.

The Raised Source Drain MOSFET is an effective approach to mitigate the short-channel effects while improving the drain current. The concept of Negative Capacitance and its use in the RSD design is also discussed. The Raised Source Drain MOSFET, when coupled with the Negative Capacitance, can give rise to a transistor with reduced power consumption, better Drain Current, Faster Switching Speeds, and Improved energy efficiency. These improved devices and their potential wide-scale applications can help transform not just the electronics industry but also the global energy landscape.

### **MOSFET SCALING**

Scaling of MOSFET refers to reducing the physical size while maintaining or improving device performance. Scaling allows for more transistors to be packed on a certain chip. Gordon Moore made an empirical observation in 1965 that the number of devices on a chip doubles every 18 to 24 months or so. This **Moore's Law** is a succinct description of the rapid and persistent trend of miniaturization. The primary goal of scaling is to improve device performance, increase packing density, and reduce power consumption. As MOSFET dimensions scale down, several challenges arise.

### SUBTHRESHOLD CURRENT AND LEAKAGES

Circuit speed improves with increasing Ion. Therefore, it would be desirable to use a small Vth (Threshold voltage). At Vgs < Vth, an N-channel MOSFET is in the off-state. However, a leakage current can still flow between the drain and the source. The MOSFET current observed at Vgs < Vth is called the **Subthreshold Current**. This is the main contributor to the MOSFET off-state current, Ioff.

Ioff is the Id measured at Vgs = 0 and Vds = Vdd. It is important to keep Ioff very small in order to minimize the static power that a circuit consumes when it is in standby mode. The given subthreshold current plot, consisting of a semi-log Ids vs. Vgs graph, shows that when Vgs is below Vt, Ids is clearly a straight line, i.e., an exponential function of Vgs.





A practical and common definition of Vt is the Vgs at which Ids= 100 nA× W/L.

$$I_{ds}(nA) = 100 \cdot \frac{W}{L} \cdot e^{q(V_{gs} - V_{t})/\eta kT}$$

**Subthreshold Swing (S)** is equivalent to the change of Vgs with respect to changes in the Subthreshold Current. It is equal to the inverse of the slope in the subthreshold region.

$$S = \frac{dVg}{d(\log Id)}$$
  $S(mV/decade) = \eta. 60mV. \frac{T}{300K}$ 

Low Subthreshold Swing accounts for a more efficient transistor because a small change in the Gate Voltage (Vg) results in better control of the subthreshold current.

The Subthreshold Swing is improved by reducing Gate-Oxide thickness. If the gate is closer to the channel, it improves gate control. The subthreshold swing is high for heavy doping.

A desirable way to minimize the Off-current, for given W & L, is by reducing the Subthreshold Swing. This can be done by reducing  $\eta$ , by increasing the Cox(by reducing the Tox), and by decreasing the Cdep (Wdep increases).

In addition to subthreshold leakage, another substantial source of leakage current arises from tunneling through extremely thin gate oxide layers. The third significant contributor to leakage is the current flowing through the junction between the drain and the transistor body.

### SHORT CHANNEL EFFECTS

Gate length is the physical length of the gate and can be accurately measured. As MOSFET dimensions scale down, several problems arise. The main challenge in scaling is the occurrence of Short Channel Effects at smaller channel lengths.

The channel is controlled by the gate voltage (Vg), and when the gate length is of comparable size w.r.t drain and source, the source-channel barrier is also controlled by Vgs. At a particular gate voltage, there is an injection of electronics into the channel, and a barrier is reduced sufficiently.

In short channel effects, the drain is very near to the source and can impact it, As a result, the drain voltage can also cause the lowering of the barrier at the source end of the channel, causing the current to flow at the lower gate voltage (Vg). The increase in the area of the depletion region at the source and drain leads to a reduction of threshold voltage (Vth).

The concept that the drain can lower the source-channel barrier and reduce the threshold voltage (Vth) is called **Drain Induced Barrier Lowering (DIBL)**. DIBL effect occurs when the barrier height for channel carriers at the edge of the source reduces due to the influence of the drain electric field upon the application of a high drain voltage, which now increases the number of carriers injected into the channel from the source, leading to an increased drain off-current [1].



Fig. 3. Comparison of schematic energy band diagrams near the bottom of the body between the long and short-channel FD nMOSFETs [31].

DIBL leads to an increase in Subthreshold Slope due to an increase in current at a lower value of Gate Voltage (Vg). Short channel effects can cause the MOSFET to enter the saturation region at lower Vds.



If the threshold voltage (Vth) goes too low, the Off-Current (Ioff) will increase sharply. The increased drain-off current is undesirable and harmful to the device. Thus, the Short Channel Effects arising from scaling down of MOSFET pose problems to device fabrication.

### SINGLE GATE SOI MOSFET

In the Initial Structure, we study and analyze the Single Gate MOSFET structure given below.



Single Gate SOI MOSFET Structure

### • Varying Tsi and Id for given Tox and other values

As the Silicon Thickness (Tsi) varies, it has a proportional impact on the Vth. A Decrease in Tsi results in a decrease in the threshold voltage (Vth) and vice versa. This is because, with decreasing Tsi, the electric field has better control of the channel region, resulting in a decrease in the threshold voltage.

Thus, a thinner Tsi leads to steeper Subthreshold Swing & better switching performance.

With decreasing Tsi, however, the Short Channel Effects also increase, consequently leading to higher Off Current (Ioff) and leakage currents.



Values obtained by carrying out Simulations using TCAD



Varying Tsi and Id for Vgs=1V and Vds=1V

### • Varying Tox & Id for given Tsi and Other Parameters

On the other hand, Reducing the Oxide Thickness leads to an increase in the Gate Capacitance and thus a decrease in the Vth, threshold voltage.

The Smaller the Tox, the steeper the Subthreshold Swing and Better Control of the MOSFET.



Varying Tox and Id for Vgs=1V and Vds=1V

### **DOUBLE GATE SOI MOSFET**

The Single Gate SOI MOSFET leads to multiple leakage currents and increased Short Channel Effects on scaling down.

To counter this we study and analyse Double Gate SOI MOSFET. Multiple Gates can eliminate deep channel submerged leakage paths. No current leakage path in the Si film is far from one of the gates [6]. Thus, the Double Gates can suppress the leakage current more effectively than the traditional MOSFET and give better Gate Control.



A schematic sketch of a double-gate MOSFET with gates connected



Double Gate SOI MOSFET Structure

### Varying the Silicon Thickness (Tsi)

When the Tsi increases, it results in an increase in the Vth. There are 4 depletion regions formed - one at each gate, one at the source, and one at the drain terminal. Thus, an increase in the Tsi, leads to an increase in the DIBL. Thicker silicon leads to a larger depletion region between the drain and the channel.

In the thinner Si, Vd (Drain Voltage) can easily influence the potential in the channel region, causing a lowering of energy between the source and the drain.



Varying Tsi and Id for Vgs=1V and Vds=1V

• Varying the Oxide Thickness (Tox), keeping Tsi & other parameters constant Increasing Tox, leads to a lower threshold voltage (Vth) and thus better gate control. For increasing Tox, there is decreasing Cox, which leads to lesser charge being required for changing the Gate Voltage (Vg). Thus, the Vth decreases.



Varying Tox and Id for Vgs=1V and Vds=1V

### RAISED SOURCE DRAIN MOSFET

MOSFET Scaling leads to Short Channel Effects. As the gate length decreases, we see an increase in the DIBL and the Direct Source-to-Drain Tunneling (DSDT), thus leading to higher Off-Current (Ioff). DSDT refers to the tunneling of charge carriers from the source to the drain, bypassing the channel region under the influence of the gate voltage (Vg), leading to leakage currents and thereby reducing the overall performance of the device [8].

As the size of the source/drain decreases, parasitic resistance becomes a larger fraction of the total ON-state resistance, so the effective voltage is reduced.

Several studies show that the RSD design achieves much better drive current because the Dopant-Segregated Schottky Double Gate MOSFET has a longer effective channel length due to longer underlap between the gate and source/drain regions.

In addition, the RSD design provides superior performance at sub-30-nm device lengths because its current is not limited by a tunneling barrier at the source, as is the DSS Double Gate design [8].



Fig. 10. Comparison of simulated transfer characteristics for optimized RSD and DSS double-gate MOSFET designs, for  $\sim$ 20-nm device length.

### RAISED SOURCE DRAIN MOSFET STRUCTURE



**Introduction of Underlap:** The underlap refers to an extension of the Gate Structure beyond the source and the drain regions of the transistor. This extended region is not covered by the gate electrode, thus helping mitigate the Short Channel Effects by providing better Gate Control.

The above structure is used to incorporate an Underlap Length of 8nm.

### **Observations**

It was observed in simulations that when the Gate Length is increased, keeping the Lun (Underlap Length) constant, there is a decrease in the Drain Current (Id). An increasing Lg also increases the channel resistance, reducing drain current, Id. A shallower subthreshold slope makes the transistors less efficient at low current levels.

The following curves show the impact of Varying Gate Length (Lg) on the Id-Vgs curve of the Inversion Mode and Junctionless Transistors devices.

<u>Inversion Mode Transistor:</u> N-channel Doping is  $10^{15}$  & Work Function of 4.417 eV is used to get Ioff=1e-9 A/um



<u>Junctionless Transistor:</u> N-channel Doping is  $10^{19}$  & after multiple simulations, it's found that the <u>Work Function of 5.26178 eV</u> gives the required Ioff=1e-9 A/um.



The Raised Source Drain MOSFET provides for higher Ids (Drain Current), mitigates Short Channel Effects, and improves device performance.

### **NEGATIVE CAPACITANCE**

Ferromagnetic materials are dielectric materials that can be polarised when the direction of the electric field is changed. Polarisation can be reversed when the field direction is reversed.

In Negative Capacitance Devices, a ferromagnetic material is sandwiched between conductive electrodes. When the voltage increases, polarisation increases non-linearly and vice versa

When a positive voltage is applied, polarisation increases and causes a decrease in the charge stored in the capacitor, Resulting in a Negative capacitance.

The hysteresis effect in ferroelectric materials enables the storage of energy and the enhancement of device performance.

The negative capacitance effect amplifies the voltage across the MOSFET, enhancing its performance and reducing power consumption.



Energy Landscape description of the ferroelectric negative capacitance

Using Negative Capacitance, low-power consuming transistors can be designed, and energy efficiency can be improved.



One of the primary benefits of negative capacitance MOSFETs is their ability to achieve sub-60 mV/dec subthreshold swing, which is significantly lower than the theoretical limit of 60 mV/dec for traditional MOSFETs. This can lead to lower power consumption and better performance in low-power applications.

<u>Negative capacitance MOSFETs may exhibit improved Ion/Ioff ratios</u>, leading to <u>better</u> <u>overall performance</u> in terms of the ratio between the on-state current (Ion) and the off-state current (Ioff).

Negative capacitance can also <u>reduce the effective threshold voltage</u> of the transistor. This means that the NC-MOSFET can turn on at lower gate voltages compared to traditional MOSFETs. In the Id-Vg graph, this can be observed as a leftward shift of the threshold voltage, indicating improved performance in terms of turn-on characteristics

### RAISED SOURCE DRAIN MOSFET WITH NEGATIVE CAPACITANCE

The addition of a ferroelectric in the Raised Source Drain MOSFET introduces the concept of Negative Capacitance in the Transistor.

A layer of HfO2, of thickness 5nm, is added on the top of the existing SiO2 layer. HfO2 has a relative dielectric constant (k) of ~24, six times larger than that of SiO2. A 6 nm thick HfO2 film is equivalent to a 1 nm thick SiO2 because both films produce the same Cox. The HfO2 film has an equivalent oxide thickness or EOT of 1 nm. However, the HfO2 film presents a thicker tunneling barrier to the electrons and holes. The consequence is that the leakage current through HfO2 is several orders of magnitude smaller than that through SiO2.

The difficulties of adopting high-k dielectrics in IC manufacturing are chemical reactions between them and the silicon substrate, lower surface mobility than the Si–SiO2 system, and more oxide charge. These problems are minimized by inserting a thin SiO2 interfacial layer between the silicon substrate and the high-k dielectric.

Thus, the new updated structure includes a 5nm HfO2 layer sandwiched between the existing SiO2 layer and the Gate Electrodes at the Front Gate, Left Gate and Right Gate.



Latest Updated Structure with Negative Capacitance

The Id-Vgs graphs for varying values of channel doping were plotted for observation and analysis purposes, and these are the shapes of the graphs generated.



The Id-Vgs curve of the Raised Source Drain MOSFET for the appropriate N-Channel Doping of 1e19 was also plotted, exhibiting a reduced Ioff and Steeper Subthreshold Swing.



### **CONCLUSION**

MOSFET scaling has played a significant role in developing high-performance electronics. However, as devices are scaled down to ever-smaller sizes, they face numerous challenges, such as short-channel effects. Several methods are discussed to address these issues.

The Single Gate SOI MOSFET showed increased Short Channel Effects that were countered by analysis and adoption of the Double Gate MOSFET Design. The Double Gate MOSFET Design provides much better Gate Control and suppresses all current leakage paths in the Silicon film.

However, this, too, had several negative consequences as multiple gates led to multiple depletion regions and a significant increase in the Drain-Induced Barrier Lowering. Thus, an increase in DIBL saw a decrease in the Vth (Threshold Voltage).

These issues were addressed in the Raised Source Drain MOSFET that incorporated the use of an underlap region, allowing it to counter the Short Channel Effects and the problems arising from it. The Raised Source Drain design achieves much better drive current than the conventional Double Gate MOSFET as it has a longer effective channel length due to longer underlap between the gate and source/drain regions. It also leads to superior device performance as it is not limited by any tunneling barrier as opposed to the previously studied structure.

Incorporating Negative Capacitance in the final structure by introducing a 5nm layer of HfO2 dielectric sandwiched between the existing layer of SiO2 and Gate Electrodes also has several benefits. Negative capacitance MOSFETs exhibit improved Ion/Ioff ratios, leading to better overall performance.

The Raised Source-Drain structure aims to reduce the impact of short-channel effects, which often degrade subthreshold swing in conventional MOSFETs. <u>Negative capacitance has the potential to reduce subthreshold swing further</u>. Combining these features results in a transistor with <u>significantly improved subthreshold swing</u>, <u>enhancing its performance in low-power applications</u>.

<u>Negative capacitance can internally generate a voltage boost</u>, and the Raised Source-Drain structure can help in <u>minimizing the impact of parasitic capacitances</u>. The combination might result in better voltage boosting, <u>leading to faster switching speeds</u>.

Thus, the combination of Raised Source Drain Design and Negative Capacitance effects leads to a transistor with reduced power consumption, better Drain Current, Faster Switching Speeds, and Improved energy efficiency.

#### REFERENCES

- [1] Scaling the Si MOSFET: From Bulk to SO1 to Bulk Ran-Hong Yan, Member, IEEE, Abbas Ourmazd, and Kwing F. Lee, Member, IEEE
- [2] Controlling Short-Channel Effects in Deep-Submicron SOI MOSFETs for Improved Reliability: A Review Anurag Chaudhry and M. Jagadesh Kumar, Senior Member, IEEE
- [3] M. K. Radhakrishnan, A. E. Islam, and K. Chandrasekaran, "A generalized guide for MOSFET miniaturization," IEEE Transactions on Electron Devices, vol. 52, no. 10, pp. 2187-2193, Oct. 2005.
- [4] S.M. Sze, K.K. Ng, Physics of Semiconductor Devices, 3rd ed (Wiley, New York, 2007)
- [5] TCAD Sentaurus Device, Synopsys SDevice Ver. J-2014.09 (Synopsys, Inc., Mountain View, CA, USA, 2014)
- [6] C. Hu, "Modern Semiconductor Devices for Integrated Circuits," Pearson/Prentice Hall, New Jersey, 351 pages, 2010.
- [7] Taur, Y., and T. H. Ning. Fundamentals of Modern VLSI Devices. Cambridge, UK: Cambridge University Press, 1998.
- [8] D. Chen, Z. A. Jacobson, and T.-J.-K. Liu, "Raised-source/drain double-gate transistor design optimization for low operating power," IEEE Trans. Electron Devices, vol. 60, no. 3, pp. 1040–1045, Mar. 2013.
- [9] S. Ramaswamy and M. J. Kumar, "Raised source/drain dopingless junctionless accumulation mode FET: Design and analysis," IEEE Trans. Electron Devices, vol. 63, no. 11, pp. 4185–4190, Nov. 2016.